# HLS-Assignment 3

### $March\ 21,\ 2023$

# Sampath Govardhan FWC22071

### Contents

| 1  | Problem Statement         | 1  |
|----|---------------------------|----|
| 2  | Design Code               | 2  |
| 3  | Test Bench Code           | 3  |
| 4  | C Simulation Output       | 4  |
| 5  | HLS Resource Consumption  | 6  |
| 6  | HLS Timing Report         | 7  |
| 7  | Interfaces Report         | 8  |
| 8  | C/RTL Cosimulation Output | 9  |
| 9  | C/RTL Cosimulation Report | 15 |
| 10 | Comparsion Report         | 16 |

### 1 Problem Statement

Repeat the experiment in Assignment 2.3 but by configuring the module as pipelined.

### 2 Design Code

#### 3.1

```
#include <iostream>
#include "hls_stream.h"

typedef int in;
typedef long out;

void mul(hls::stream<in> &x, hls::stream<in> &y, hls::stream<out> &z)
{
#pragma HLS PIPELINE
    in a,b;
    out c;
    a=x.read();
    b=y.read();
    c = a * b;
    z.write(c);
}
```

```
#include <iostream>
#include "hls_stream.h"
#include "ap_fixed.h"

typedef ap_fixed <28,4> in;
typedef ap_fixed <56,8> out;

void mul(hls::stream<in> &x, hls::stream<in> &y, hls::stream<out> &z)
{
#pragma HLS PIPELINE

in a,b;
out c;
a=x.read();
b=y.read();
c = a * b;
z.write(c);
}
```

### 3 Test Bench Code

#### 3.1

```
#include <iostream>
#include "hls_stream.h"
using namespace std;
typedef int in;
typedef long out;
void mul(hls::stream<in>&x,hls::stream<in>&y,hls::stream<out>&z);
int main()
hls::stream < in > a, b;
hls::stream<out> c;
int i;
for (i=0; i \le 9; i++)
a. write (i+1);
b.write (i+3);
\operatorname{mul}(a,b,c);
cout << "\n" << c.read();
}
return 0;
```

```
#include <iostream>
#include "hls_stream.h"
#include "ap_fixed.h"
using namespace std;

typedef ap_fixed <28,4> in;
typedef ap_fixed <56,8> out;

void mul(hls::stream<in> &x, hls::stream<in> &y, hls::stream<out> &z);
int main()
```

```
{
hls::stream<in> a,b;
hls::stream<out> c;

int i;

for (i=0;i<=9;i++){
   a.write (i+0.456789875);
   b.write (i);
   mul(a,b,c);
   cout << "\n" << c.read();
}
return 0;
}</pre>
```

## 4 C Simulation Output

```
3.2
INFO: [SIM 2] ********** CSIM start *********
INFO: [SIM 4] CSIM will launch GCC as the compiler.
  Compiling \ldots / \ldots / \ldots / \ldots / cpp\_ap\_fixed\_test.cpp \ in \ debug \ mode
  Compiling .../.../.../ cpp_ap_fixed.cpp in debug mode
  Generating csim.exe
0
1.45679
4.91358
10.3704
17.8272
27.2839
38.7407
52.1975
60.3457
45.8025
INFO: [SIM 1] CSim done with 0 errors.
```

INFO: [SIM 1] CSim done with 0 errors.

120

# 5 HLS Resource Consumption

### **■ Summary**

| Name            | BRAM_1 | 8K DSP | 48E | FF     | LUT   |
|-----------------|--------|--------|-----|--------|-------|
| DSP             | -      | -      |     | -      | -     |
| Expression      | -      |        | 3   | 0      | 26    |
| FIFO            | -      | -      |     | -      | -     |
| Instance        | -      | -      |     | -      | -     |
| Memory          | -      | -      |     | -      | -     |
| Multiplexer     | -      | -      |     | -      | 27    |
| Register        | -      | -      |     | 99     | -     |
| Total           |        | 0      | 3   | 99     | 53    |
| Available       | 2      | 80     | 220 | 106400 | 53200 |
| Utilization (%) |        | 0      | 1   | ~0     | ~0    |

(a) 3.1

### **Utilization Estimates**

### □ Summary

| Name            | BRAM_18 | K DSP48 | E FF    | LUT   |
|-----------------|---------|---------|---------|-------|
| DSP             | -       | -       | -       | -     |
| Expression      | -       | 4       | 4 0     | 42    |
| FIFO            | -       | -       | -       | -     |
| Instance        | -       | -       | -       | -     |
| Memory          | -       | -       | -       | -     |
| Multiplexer     | -       | -       | -       | 27    |
| Register        | -       | -       | 115     | -     |
| Total           |         | 0       | 4 115   | 69    |
| Available       | 28      | 0 220   | 0106400 | 53200 |
| Utilization (%) |         | 0       | 1 ~0    | ~0    |
|                 |         |         |         |       |

# 6 HLS Timing Report

| Performance Estimates                                      |
|------------------------------------------------------------|
| □ Timing (ns)                                              |
| □ Summary                                                  |
| Clock Target Estimated Uncertainty                         |
| ap_clk 10.00 8.510 1.25                                    |
| □ Latency (clock cycles)                                   |
| □ Summary                                                  |
| Latency Interval                                           |
| min max min max Type                                       |
| 2 2 1 1 function                                           |
| (a) 3.1                                                    |
| Performance Estimates                                      |
| □ Timing (ns)                                              |
| □ Summary                                                  |
| Clock Target Estimated Uncertainty ap clk 10.00 7.447 1.25 |
| □ Latency (clock cycles)                                   |
| □ Summary                                                  |
| Latency Interval                                           |
| min max min max Type                                       |
| 2 2 1 1 function                                           |
|                                                            |

## 7 Interfaces Report

#### Interface **■ Summary** RTL Ports Dir Bits Protocol Source Object C Type in 1ap\_ctrl\_hs mulreturn value ap\_clk 1ap\_ctrl\_hs 1ap\_ctrl\_hs ap\_rst mulreturn value ap\_start in mulreturn value ap\_done out 1ap\_ctrl\_hs mulreturn value 1ap\_ctrl\_hs 1ap\_ctrl\_hs ap\_idle out mulreturn value ap\_ready mulreturn value out x\_V\_dout in x\_V\_empty\_n in x\_V\_read out in 32 ap\_fifo $x_V$ pointer 1 ap\_fifo pointer pointer y\_V\_dout in 32 ap\_fifo pointer y\_V\_empty\_n in y\_V\_read out z\_V\_din out ap\_fifo ap\_fifo pointer pointer out 64 ap\_fifo pointer z\_V\_full\_n in 1 ap\_fifo z\_V pointer z\_V\_write out ap\_fifo pointer

(a) 3.1

|               |     |      | ` '    |      |           |      |             |
|---------------|-----|------|--------|------|-----------|------|-------------|
| interface     |     |      |        |      |           |      |             |
| Summary       |     |      |        |      |           |      |             |
| RTL Ports     | Dir | Bits | Proto  | col  | Source Ob | ject | C Type      |
| ap_clk        | in  | 1    | ap_ctr | l_hs |           | mul  | return valu |
| ap_rst        | in  | 1    | ap_ctr | l_hs |           | mul  | return valu |
| ap_start      | in  | 1    | ap_ctr | l_hs |           | mul  | return valu |
| ap_done       | out | 1    | ap_ctr | l_hs |           | mul  | return valu |
| ap_idle       | out | 1    | ap_ctr | l_hs |           | mul  | return valu |
| ap_ready      | out | 1    | ap_ctr | l_hs |           | mul  | return valu |
| x_V_V_dout    | in  | 28   | ap_    | fifo | X_        | V_V  | pointe      |
| $x_V_empty_n$ | in  | 1    | ap_    | fifo | Χ_        | V_V  | pointe      |
| x_V_V_read    | out | 1    | ap_    | fifo | X_        | V_V  | pointe      |
| y_V_V_dout    | in  | 28   | ap_    | fifo | У_        | V_V  | pointe      |
| y_V_V_empty_n | in  | 1    | ap_    | fifo | У_        | V_V  | pointe      |
| y_V_V_read    | out | 1    | ap_    | fifo | У_        | V_V  | pointe      |
| z_V_V_din     | out | 56   | ap_    | fifo | Z_        | V_V  | pointe      |
| z_V_V_full_n  | in  | 1    | ap_    | fifo |           | V_V  |             |
| z_V_V_write   | out | 1    | ap_    | fifo | Z_        | V_V  | pointe      |

### 8 C/RTL Cosimulation Output

```
Starting C/RTL cosimulation ...
 / \operatorname{tools}/\operatorname{Xilinx}/\operatorname{Vivado}/2018.3/\operatorname{bin}/\operatorname{vivado\_hls} / \operatorname{home/sam-admin}/\operatorname{Xilinx}/\operatorname{HLS}/\operatorname{cpp\_ap\_fix} / \operatorname{home/sam-admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admin}/\operatorname{Admi
INFO: [HLS 200-10] Running '/tools/Xilinx/Vivado/2018.3/bin/unwrapped/lnx64.o/vi
INFO: [HLS 200-10] For user 'sam-admin' on host 'sampaths-lappie' (Linux_x86_64
INFO: [HLS 200-10] On os Ubuntu 22.04.2 LTS
INFO: [HLS 200-10] In directory '/home/sam-admin/Xilinx/HLS/cpp_ap_fixed'
INFO: [HLS 200-10] Opening project '/home/sam-admin/Xilinx/HLS/cpp_ap_fixed/proj
INFO: [HLS 200-10] Opening solution '/home/sam-admin/Xilinx/HLS/cpp_ap_fixed/pro
INFO: [SYN 201-201] Setting up clock 'default' with a period of 10ns.
INFO: [HLS 200-10] Setting target device to 'xc7z020clg484-1'
INFO: [COSIM 212-47] Using XSIM for RTL simulation.
INFO: [COSIM 212-14] Instrumenting C test bench ...
            Build using "/tools/Xilinx/Vivado/2018.3/tps/lnx64/gcc-6.2.0/bin/g++"
            Compiling apatb_mul.cpp
            Compiling cpp_ap_fixed.cpp_pre.cpp.tb.cpp
            Compiling cpp_ap_fixed_test.cpp_pre.cpp.tb.cpp
            Generating cosim.tv.exe
INFO: [COSIM 212-302] Starting C TB testing ...
3
8
15
24
35
48
63
80
120INFO: [COSIM 212-333] Generating C post check test bench ...
INFO: [COSIM 212-12] Generating RTL test bench ...
INFO: [COSIM 212-323] Starting verilog simulation.
INFO: [COSIM 212-15] Starting XSIM ...
INFO: [XSIM 43-3496] Using init file passed via -initfile option "/tools/Xilinx/
Vivado Simulator 2018.3
\label{eq:copyright} \textbf{Copyright 1986-1999, 2001-2018 Xilinx, Inc. All Rights Reserved.}
Running: /tools/Xilinx/Vivado/2018.3/bin/unwrapped/lnx64.o/xelab xil_defaultlib.
Multi-threading is on. Using 6 slave threads.
```

```
WARNING: [XSIM 43-3431] One or more environment variables have been detected whi
If errors occur, try running xelab with the "-mt off -v 1" switches to see more
    LIBRARY_PATH
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module glbl
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module AESL_autofifo_y_V
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module mul
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module AESL_autofifo_x_V
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module AESL_autofifo_z_V
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module apatb_mul_top
Starting static elaboration
Completed static elaboration
Starting simulation data flow analysis
Completed simulation data flow analysis
Time Resolution for simulation is 1ps
Compiling module xil_defaultlib.mul
Compiling module xil_defaultlib.AESL_autofifo_x_V
Compiling module xil_defaultlib.AESL_autofifo_y_V
Compiling module xil_defaultlib.AESL_autofifo_z_V
Compiling module xil-defaultlib.apatb_mul_top
Compiling module work.glbl
Built simulation snapshot mul
***** Webtalk v2018.3 (64-bit)
  **** SW Build 2405991 on Thu Dec 6 23:36:41 MST 2018
  **** IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018
    ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source /home/sam-admin/Xilinx/HLS/cpp_ap_fixed/proj_cpp_ap_fixed/solution1/sim/v
INFO: [Common 17-206] Exiting Webtalk at Tue Mar 21 15:31:52 2023...
***** xsim v2018.3 (64-bit)
  **** SW Build 2405991 on Thu Dec 6 23:36:41 MST 2018
  **** IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018
    ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
```

source xsim.dir/mul/xsim\_script.tcl

```
# xsim {mul} -autoloadwcfg -tclbatch {mul.tcl}
Vivado Simulator 2018.3
Time resolution is 1 ps
source mul.tcl
## run all
// Inter-Transaction Progress: Completed Transaction / Total Transaction
// Intra-Transaction Progress: Measured Latency / Latency Estimation * 100%
// RTL Simulation : "Inter-Transaction Progress" ["Intra-Transaction Progress"]
// RTL Simulation : 0 / 10 [0.00%] @ "125000"
// RTL Simulation : 1 / 10 [150.00%] @ "185000"
// RTL Simulation : 2 / 10
                       [150.00%] @ "205000"
// RTL Simulation : 3 / 10
                       [150.00%] @ "225000"
// RTL Simulation : 4 / 10
                               @ "245000"
                       [150.00\%]
// RTL Simulation : 5 / 10
                       [150.00\%]
                               @ "265000"
// RTL Simulation : 6 / 10
                       [150.00%] @ "285000"
// RTL Simulation : 7 / 10
                       [150.00%] @ "305000"
// RTL Simulation : 8\ /\ 10
                       [150.00%] @ "325000"
// RTL Simulation : 9 / 10 [150.00%] @ "345000"
// RTL Simulation : 10 / 10 [100.00%] @ "355000"
$finish called at time: 395 ns: File "/home/sam-admin/Xilinx/HLS/cpp_ap_fixed/
INFO: [Common 17-206] Exiting xsim at Tue Mar 21 \ 15:32:00 \ 2023...
INFO: [COSIM 212-316] Starting C post checking ...
3
8
15
24
35
48
63
80
120INFO: [COSIM 212-1000] *** C/RTL co-simulation finished: PASS ***
Finished C/RTL cosimulation.
```

Starting C/RTL cosimulation ...

```
INFO: [HLS 200-10] For user 'sam-admin' on host 'sampaths-lappie' (Linux_x86_64
INFO: [HLS 200-10] On os Ubuntu 22.04.2 LTS
INFO: [HLS 200-10] In directory '/home/sam-admin/Xilinx/HLS/cpp_ap_fixed'
INFO: [HLS 200-10] Opening project '/home/sam-admin/Xilinx/HLS/cpp_ap_fixed/proj
INFO: [HLS 200-10] Opening solution '/home/sam-admin/Xilinx/HLS/cpp_ap_fixed/pro
INFO: [SYN 201-201] Setting up clock 'default' with a period of 10ns.
INFO: [HLS 200-10] Setting target device to 'xc7z020clg484-1'
INFO: [COSIM 212-47] Using XSIM for RTL simulation.
INFO: [COSIM 212-14] Instrumenting C test bench ...
   Build using "/tools/Xilinx/Vivado/2018.3/tps/lnx64/gcc-6.2.0/bin/g++"
   Compiling apatb_mul.cpp
   Compiling cpp_ap_fixed.cpp_pre.cpp.tb.cpp
   Compiling cpp_ap_fixed_test.cpp_pre.cpp.tb.cpp
   Generating cosim.tv.exe
INFO: [COSIM 212-302] Starting C TB testing ...
1.45679
4.91358
10.3704
17.8272
27.2839
38.7407
52.1975
60.3457
45.8025INFO: [COSIM 212-333] Generating C post check test bench ...
INFO: [COSIM 212-12] Generating RTL test bench ...
INFO: [COSIM 212-323] Starting verilog simulation.
INFO: [COSIM 212-15] Starting XSIM ...
INFO: [XSIM 43-3496] Using init file passed via -initfile option "/tools/Xilinx/
Vivado Simulator 2018.3
{\bf Copyright~1986-1999,~2001-2018~Xilinx~,~Inc.~All~Rights~Reserved}\,.
Running: /tools/Xilinx/Vivado/2018.3/bin/unwrapped/lnx64.o/xelab xil_defaultlib.
Multi-threading is on. Using 6 slave threads.
WARNING: [XSIM 43-3431] One or more environment variables have been detected whi
If errors occur, try running xelab with the "-mt off -v 1" switches to see more
    LIBRARY_PATH
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
```

 $/ \,tools/Xilinx/Vivado/2018.3/bin/vivado\_hls/home/sam-admin/Xilinx/HLS/cpp\_ap\_fixINFO: [HLS 200-10] Running '/tools/Xilinx/Vivado/2018.3/bin/unwrapped/lnx64.o/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vivado/vi$ 

INFO: [VRFC 10-311] analyzing module glbl

```
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module AESL_autofifo_y_V_V
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module mul
INFO: \ [VRFC\ 10-2263] \ Analyzing \ SystemVerilog \ file \ "/home/sam-admin/Xilinx/HLS/cpathered for the control of the co
INFO: [VRFC 10-311] analyzing module AESL_autofifo_x_V_V
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module apatb_mul_top
INFO: [VRFC 10-2263] Analyzing System Verilog file "/home/sam-admin/Xilinx/HLS/cp
INFO: [VRFC 10-311] analyzing module AESL_autofifo_z_V_V
Starting static elaboration
Completed static elaboration
Starting simulation data flow analysis
Completed simulation data flow analysis
Time Resolution for simulation is 1ps
Compiling module xil-defaultlib.mul
Compiling module xil_defaultlib.AESL_autofifo_x_V_V
Compiling module xil_defaultlib.AESL_autofifo_y_V_V
Compiling module xil_defaultlib.AESL_autofifo_z_V_V
Compiling module xil_defaultlib.apatb_mul_top
Compiling module work.glbl
Built simulation snapshot mul
***** Webtalk v2018.3 (64-bit)
    **** SW Build 2405991 on Thu Dec 6 23:36:41 MST 2018
    **** IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018
        ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source /home/sam-admin/Xilinx/HLS/cpp_ap_fixed/proj_cpp_ap_fixed/solution2/sim/v
webtalk_transmit: Time (s): cpu = 00:00:00.58; elapsed = 00:00:06. Memory (MB)
INFO: [Common 17-206] Exiting Webtalk at Tue Mar 21 16:03:48 2023...
***** xsim v2018.3 (64-bit)
    **** SW Build 2405991 on Thu Dec 6 23:36:41 MST 2018
    **** IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018
         ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source xsim.dir/mul/xsim_script.tcl
# xsim {mul} -autoloadwcfg -tclbatch {mul.tcl}
Vivado Simulator 2018.3
Time resolution is 1 ps
source mul.tcl
```

```
## run all
// Inter-Transaction Progress: Completed Transaction / Total Transaction
// Intra-Transaction Progress: Measured Latency / Latency Estimation * 100%
// RTL Simulation: "Inter-Transaction Progress" ["Intra-Transaction Progress"]
// RTL Simulation : 0 / 10 [0.00\%] @ "125000" // RTL Simulation : 1 / 10 [150.00\%] @ "185000"
                        [150.00%] @ "185000"
// RTL Simulation : 2 / 10
                        [150.00%] @ "205000"
// RTL Simulation : 3 / 10
                        [150.00%] @ "225000"
// RTL Simulation : 4 / 10
                        [150.00%] @ "245000"
// RTL Simulation : 5 / 10
                        [150.00\%]
                                @ "265000"
// RTL Simulation : 6 / 10
                        [150.00%] @ "285000"
// RTL Simulation : 7 / 10
                        [150.00%] @ "305000"
// RTL Simulation : 8 / 10
                        [150.00\%]
                                @ "325000"
// RTL Simulation : 9 / 10 [150.00%] @ "345000"
// RTL Simulation : 10 / 10 [100.00%] @ "355000"
$finish called at time: 395 ns: File "/home/sam-admin/Xilinx/HLS/cpp_ap_fixed/
## quit
INFO: [Common 17-206] Exiting xsim at Tue Mar 21 16:03:55 2023...
INFO: [COSIM 212-316] Starting C post checking ...
0
1.45679
4.91358
10.3704
17.8272
27.2839
38.7407
52.1975
60.3457
45.8025INFO: [COSIM 212-1000] *** C/RTL co-simulation finished: PASS ***
Finished C/RTL cosimulation.
```

# 9 C/RTL Cosimulation Report



### **Cosimulation Report for 'mul'**

### Result

|         |        | Lā  | ten | су  | In  | ter | /al |
|---------|--------|-----|-----|-----|-----|-----|-----|
| RTL     | Status | min | avg | max | min | avg | max |
| VHDL    | NA     | NA  | NA  | NA  | NA  | NA  | NA  |
| Verilog | Pass   | 4   | 4   | 5   | 1   | 1   | 2   |

Export the report(.html) using the Export Wizard

### 10 Comparsion Report

Here Timing and Latency remains same but Initation Interval is changed for both 3.1 and 3.2 (with pipeline) compared to Assignments 2.3.1 and 2.3.2 (without pipeline) using Pipeline because normally a function accepts new data after completing the computation of overall data but by using pipeline function accepts new data while parallely computing data in previous clock cycle thus improves throughput and reduces the utilization of resources

solution1: xc7z020clg484-1
solution2: xc7z020clg484-1

#### **Performance Estimates**

### □ Timing (ns)

| Clock        | solution1 | solution2 |
|--------------|-----------|-----------|
| ap_clkTarget | 10.00     | 10.00     |
| Estimated    | 8.510     | 8.510     |

### □ Latency (clock cycles)

|          |     | solution1 | solution2 |
|----------|-----|-----------|-----------|
| Latency  | min | 2         | 2         |
|          | max | 2         | 2         |
| Interval | min | 2         | 1         |
|          | max | 2         | 1         |

### **Utilization Estimates**

|          | solution1 | solution2 |
|----------|-----------|-----------|
| BRAM_18K | 0         | 0         |
| DSP48E   | 3         | 3         |
| FF       | 99        | 99        |
| LUT      | 70        | 53        |

(a) 3.1: Solutions 1 and 2 are Solutions of Assignments 2.3.1 and 3.1 respectively (without and with Pipeline)

solution1: xc7z020clg484-1 solution2: xc7z020clg484-1

### **Performance Estimates**

### □ Timing (ns)

| Clock        | solution1 | solution2 |
|--------------|-----------|-----------|
| ap_clkTarget | 10.00     | 10.00     |
| Estimated    | 7.447     | 7.447     |

### □ Latency (clock cycles)

|          |     | solution1 | solution2 |
|----------|-----|-----------|-----------|
| Latency  | min | 2         | 2         |
|          | max | 2         | 2         |
| Interval | min | 2         | 1         |
|          | max | 2         | 1         |

### **Utilization Estimates**

|          | solution1 | solution2 |
|----------|-----------|-----------|
| BRAM_18K | 0         | 0         |
| DSP48E   | 4         | 4         |
| FF       | 115       | 115       |
| LUT      | 86        | 69        |

(b) 3.2: Solutions 1 and 2 are Solutions of Assignments 2.3.2 and 3.2 respectively (without and with Pipeline)